## CSE-332-Project\_ISA-design

| Operation | Opcode | Opcode HEX | Reg_Dst | Write_Enb | ALU_OP1 | ALU_OP0 | ALU_Src | Store_Enb | Load_Enb | RAM_to_Reg | BEQ | Jump |
|-----------|--------|------------|---------|-----------|---------|---------|---------|-----------|----------|------------|-----|------|
| ADD       | "000"  | 0          | 0       | 1         | 0       | 0       | 0       | 0         | 0        | 0          | 0   | 0    |
| SUB       | "001"  | 1          | 0       | 1         | 0       | 1       | 0       | 0         | 0        | 0          | 0   | 0    |
| MULi      | "010"  | 2          | 1       | 1         | 1       | 0       | 1       | 0         | 0        | 0          | 0   | 0    |
| DIVi      | "011"  | 3          | 1       | 1         | 1       | 1       | 1       | 0         | 0        | 0          | 0   | 0    |
| LW        | "100"  | 4          | 1       | 1         | 0       | 0       | 1       | 0         | 1        | 1          | 0   | 0    |
| SW        | "101"  | 5          | 1       | 0         | 0       | 0       | 1       | 1         | 0        | 0          | 0   | 0    |
| JUMP      | "110"  | 6          | 0       | 0         | 0       | 0       | 0       | 0         | 0        | 0          | 0   | 1    |
| BEQ       | "111"  | 7          | 0       | 0         | 0       | 1       | 0       | 0         | 0        | 0          | 1   | 0    |